DataSheet.es    


PDF UPD720101 Data sheet ( Hoja de datos )

Número de pieza UPD720101
Descripción USB2.0 HOST CONTROLLER
Fabricantes NEC 
Logotipo NEC Logotipo



Hay una vista previa y un enlace de descarga de UPD720101 (archivo pdf) en la parte inferior de esta página.


Total 36 Páginas

No Preview Available ! UPD720101 Hoja de datos, Descripción, Manual

DATA SHEET
MOS INTEGRATED CIRCUIT
µPD720101
USB2.0 HOST CONTROLLER
The µPD720101 complies with the Universal Serial Bus Specification Revision 2.0 and Open Host Controller
Interface Specification for full-/low-speed signaling and Intel's Enhanced Host Controller Interface Specification for
high-speed signaling and works up to 480 Mbps. The µPD720101 is integrated 3 host controller cores with PCI
interface and USB2.0 transceivers into a single chip.
Detailed function descriptions are provided in the following user’s manual. Be sure to read the manual before designing.
µPD720101 User’s Manual: S16336E
FEATURES
• Compliant with Universal Serial Bus Specification Revision 2.0 (Data rate 1.5/12/480 Mbps)
• Compliant with Open Host Controller Interface Specification for USB Rev 1.0a
• Compliant with Enhanced Host Controller Interface Specification for USB Rev 1.0
• PCI multi-function device consists of two OHCI host controller cores for full-/low-speed signaling and one EHCI host
controller core for high-speed signaling.
• Root hub with 5 (max.) downstream facing ports which are shared by OHCI and EHCI host controller cores.
• All downstream facing ports can handle high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps)
transaction.
• Configurable number of downstream facing ports (2 to 5)
• 32-bit 33 MHz host interface compliant to PCI Specification release 2.2
• Supports PCI Mobile Design Guide Revision 1.1
• Supports PCI-Bus Power Management Interface Specification release 1.1
• PCI bus bus-master access
• System clock is generated by 30 MHz X’tal or 48 MHz clock input.
System clock frequency should be set from system software (BIOS) or EEPROM. More detail, see µPD720101
User’s Manual.
• Operational registers direct-mapped to PCI memory space
• Legacy support for all downstream facing ports. Legacy support features allow easy migration for motherboard
implementation.
• 3.3 V power supply, PCI signal pins have 5 V tolerant circuit.
ORDERING INFORMATION
Part Number
µPD720101GJ-UEN
µPD720101F1-EA8
Package
144-pin plastic LQFP (Fine pitch) (20 × 20)
144-pin plastic FBGA (12 × 12)
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. S16265EJ4V0DS00 (4th edition)
Date Published June 2004 NS CP (N)
Printed in Japan
The mark shows major revised points.
2002

1 page




UPD720101 pdf
µPD720101
Pin No.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
Pin Name
VDD
VDD
OCI1
PPON1
OCI2
PPON2
OCI3
PPON3
OCI4
PPON4
OCI5
PPON5
VCCRST0
PME0
PCLK
VBBRST0
VDD_PCI
VSS
VDD
INTA0
INTB0
INTC0
GNT0
REQ0
AD31
AD30
AD29
AD28
AD27
AD26
AD25
AD24
CBE30
IDSEL
VSS
VDD
Pin No.
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
Pin Name
VSS
VSS
AD23
AD22
AD21
AD20
VDD
AD19
AD18
AD17
AD16
CBE20
FRAME0
IRDY0
TRDY0
DEVSEL0
STOP0
VSS
VDD
VDD_PCI
PERR0
SERR0
PAR
CBE10
AD15
AD14
AD13
AD12
AD11
AD10
AD9
AD8
CBE00
AD7
VSS
VSS
Pin No.
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
Pin Name
VDD
VDD
AD6
AD5
AD4
AD3
AD2
VDD_PCI
AD1
AD0
CRUN0
N.C.
N.C.
SMI0
AMC
TEB
SMC
LEGC
TEST
NTEST1
VDD
XT2
XT1/SCLK
SRCLK
SRMOD
SRDTA
NANDTEST
VSS
VSS
AVDD
RREF
AVSS(R)
AVSS
AVDD
AVSS
VDD
Pin No.
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
Pin Name
VSS
VSS
RSDM1
DM1
VDD
DP1
RSDP1
VSS
RSDM2
DM2
VDD
DP2
RSDP2
VSS
VSS
VDD
VSS
RSDM3
DM3
VDD
DP3
RSDP3
VSS
RSDM4
DM4
VDD
DP4
RSDP4
VSS
RSDM5
DM5
VDD
DP5
RSDP5
VSS
VSS
Remark AVSS(R) should be used to connect RREF through 1 % precision reference resistor of 9.1 k.
Pins 84 and 85 must be clamped high on the board.
Data Sheet S16265EJ4V0DS
5

5 Page





UPD720101 arduino
2.3 PLL Capacitor Connection
Figure 2-2. RREF Connection
RREF
µPD720101
Inside-package
Outside-package
AVSS(R)
9.1 kΩ ± 1%
2.4 X’tal Connection
Figure 2-3. X’tal Connection
Inside-package
Outside-package
VSS
XT1/SCLK
XT2
VSS
C1
R X'tal
C2
The following crystals are evaluated on our reference design board. Table 2-1 shows the external parameters.
Data Sheet S16265EJ4V0DS
11

11 Page







PáginasTotal 36 Páginas
PDF Descargar[ Datasheet UPD720101.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
UPD720100AMOS INTEGRATED CIRCUITNEC
NEC
UPD720101USB2.0 HOST CONTROLLERNEC
NEC
UPD720102USB 2.0 HOST CONTROLLERNEC
NEC

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar