|
|
Número de pieza | CY7C1645KV18 | |
Descripción | 144-Mbit QDR II+ SRAM Four-Word Burst Architecture | |
Fabricantes | Cypress Semiconductor | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de CY7C1645KV18 (archivo pdf) en la parte inferior de esta página. Total 30 Páginas | ||
No Preview Available ! CY7C1643KV18/CY7C1645KV18
144-Mbit QDR® II+ SRAM Four-Word
Burst Architecture (2.0 Cycle Read Latency)
144-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)
Features
■ Separate independent read and write data ports
❐ Supports concurrent transactions
■ 450-MHz clock for high bandwidth
■ Four-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces on both read and write ports
(data transferred at 900 MHz) at 450 MHz
■ Available in 2.0-clock cycle latency
■ Two input clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Data valid pin (QVLD) to indicate valid data on the output
■ Single multiplexed address input bus latches address inputs
for read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ Quad data rate (QDR®) II+ operates with 2.0-cycle read latency
when DOFF is asserted high
■ Operates similar to QDR I device with one cycle read latency
when DOFF is asserted low
■ Available in × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD [1]
❐ Supports both 1.5-V and 1.8-V I/O supply
■ High-speed transceiver logic (HSTL) Inputs and variable drive
HSTL output buffers
■ Available in 165-ball fine pitch ball grid array (FBGA) package
(15 × 17 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Phase locked loop (PLL) for accurate data placement
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1643KV18 – 8M × 18
CY7C1645KV18 – 4M × 36
Functional Description
The CY7C1643KV18, and CY7C1645KV18 are 1.8-V
synchronous pipelined SRAMs, equipped with QDR II+
architecture. Similar to QDR II architecture, QDR II+ architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR II+
architecture has separate data inputs and data outputs to
completely eliminate the need to “turnaround” the data bus that
exists with common I/O devices. Each port is accessed through
a common address bus. Addresses for read and write addresses
are latched on alternate rising edges of the input (K) clock.
Accesses to the QDR II+ read and write ports are completely
independent of one another. To maximize data throughput, both
read and write ports are equipped with DDR interfaces. Each
address location is associated with four 18-bit words
(CY7C1643KV18), or 36-bit words (CY7C1645KV18) that burst
sequentially into or out of the device. Because data is transferred
into and out of the device on every rising edge of both input
clocks (K and K), memory bandwidth is maximized while
simplifying system design by eliminating bus “turnarounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
For a complete list of related documentation, click here.
Selection Guide
Maximum operating frequency
Maximum operating current
Description
× 18
× 36
450 MHz
450
940
1290
400 MHz
400
860
1170
Unit
MHz
mA
Note
1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support VDDQ = 1.4 V to VDD.
Cypress Semiconductor Corporation • 198 Champion Court
Document Number: 001-44059 Rev. *M
• San Jose, CA 95134-1709 • 408-943-2600
Revised November 15, 2016
1 page CY7C1643KV18/CY7C1645KV18
Pin Definitions
Pin Name
I/O
Pin Description
D[x:0]
WPS
BWS0,
BWS1,
BWS2,
BWS3
Input- Data input signals. Sampled on the rising edge of K and K clocks when valid write operations are active.
Synchronous CY7C1643KV18 D[17:0]
CY7C1645KV18 D[35:0]
Input- Write port select Active low. Sampled on the rising edge of the K clock. When asserted active, a
Synchronous write operation is initiated. Deasserting deselects the write port. Deselecting the write port ignores D[x:0].
Input- Byte write select (BWS) 0, 1, 2, and 3 Active low. Sampled on the rising edge of the K and K clocks
Synchronous when write operations are active. Used to select which byte is written into the device during the current
portion of the write operations. Bytes not written remain unaltered.
CY7C1643KV18 BWS0 controls D[8:0] and BWS1 controls D[17:9].
CY7C1645KV18 BWS0 controls D[8:0], BWS1 controls D[17:9],
BAlWl tShe2 cboyntetrowlsritDe[2s6e:1le8c] tasnadreBWsaSm3pcleodntoronlsthDe[3s5a:2m7]e. edge as the data. Deselecting a BWS ignores the
corresponding byte of data and it is not written into the device.
A Input- Address inputs. Sampled on the rising edge of the K clock during active read and write operations.
Synchronous These address inputs are multiplexed for both read and write operations. Internally, the device is
organized as 8M × 18 (4 arrays each of 2M × 18) for CY7C1643KV18 and 4M × 36 (4 arrays each of
1M × 36) for CY7C1645KV18. Therefore, only 21 address inputs are needed to access the entire memory
array of CY7C1643KV18 and 20 address inputs for CY7C1645KV18. These inputs are ignored when
the appropriate port is deselected.
Q[x:0]
RPS
Outputs- Data output signals. These pins drive out the requested data when the read operation is active. Valid
Synchronous data is driven out on the rising edge of the K and K clocks during read operations. On deselecting the
read port, Q[x:0] are automatically tri-stated.
CY7C1643KV18 Q[17:0]
CY7C1645KV18 Q[35:0]
Input- Read port select Active low. Sampled on the rising edge of positive input clock (K). When active, a
Synchronous read operation is initiated. Deasserting deselects the read port. When deselected, the pending access
is allowed to complete and the output drivers are automatically tri-stated following the next rising edge
of the K clock. Each read access consists of a burst of four sequential transfers.
QVLD
Valid output Valid output indicator. The Q Valid indicates valid output data. QVLD is edge aligned with CQ and CQ.
indicator
K Input Clock Positive input clock input. The rising edge of K is used to capture synchronous inputs to the device
and to drive out data through Q[x:0]. All accesses are initiated on the rising edge of K.
K Input Clock Negative input clock input. K is used to capture synchronous inputs being presented to the device and
to drive out data through Q[x:0].
CQ Echo Clock Synchronous echo clock outputs. This is a free running clock and is synchronized to the input clock
(K) of the QDR II+. The timings for the echo clocks are shown in the Switching Characteristics on page 24.
CQ Echo Clock Synchronous echo clock outputs. This is a free running clock and is synchronized to the input clock
(K) of the QDR II+.The timings for the echo clocks are shown in the Switching Characteristics on page 24.
ZQ Input Output impedance matching input. This input is used to tune the device outputs to the system data
bus impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 × RQ, where RQ is a resistor
connected between ZQ and ground. Alternatively, this pin can be connected directly to VDDQ, which
enables the minimum impedance mode. This pin cannot be connected directly to GND or left
unconnected.
DOFF
Input
PLL turn off Active low. Connecting this pin to ground turns off the PLL inside the device. The timings
in the PLL turned off operation differs from those listed in this data sheet. For normal operation, this pin
can be connected to a pull up through a 10 k or less pull up resistor. The device behaves in QDR I
mode when the PLL is turned off. In this mode, the device can be operated at a frequency of up to
167 MHz with QDR I timing.
TDO
Output Test data-out (TDO) pin for JTAG.
TCK
Input Test clock (TCK) pin for JTAG.
Document Number: 001-44059 Rev. *M
Page 5 of 31
5 Page CY7C1643KV18/CY7C1645KV18
Write Cycle Descriptions
The write cycle description table for CY7C1645KV18 follows. [13, 14]
BWS0 BWS1 BWS2 BWS3 K
L L L L L–H
K Comments
– During the data portion of a write sequence, all four bytes (D[35:0]) are written into
the device.
L L L L – L–H During the data portion of a write sequence, all four bytes (D[35:0]) are written into
the device.
L H H H L–H – During the data portion of a write sequence, only the lower byte (D[8:0]) is written
into the device. D[35:9] remains unaltered.
L H H H – L–H During the data portion of a write sequence, only the lower byte (D[8:0]) is written
into the device. D[35:9] remains unaltered.
H L H H L–H – During the data portion of a write sequence, only the byte (D[17:9]) is written into the
device. D[8:0] and D[35:18] remains unaltered.
H L H H – L–H During the data portion of a write sequence, only the byte (D[17:9]) is written into the
device. D[8:0] and D[35:18] remains unaltered.
H H L H L–H – During the data portion of a write sequence, only the byte (D[26:18]) is written into
the device. D[17:0] and D[35:27] remains unaltered.
H H L H – L–H During the data portion of a write sequence, only the byte (D[26:18]) is written into
the device. D[17:0] and D[35:27] remains unaltered.
H H H L L–H – During the data portion of a write sequence, only the byte (D[35:27]) is written into
the device. D[26:0] remains unaltered.
H H H L – L–H During the data portion of a write sequence, only the byte (D[35:27]) is written into
the device. D[26:0] remains unaltered.
H H H H L–H – No data is written into the device during this portion of a write operation.
H H H H – L–H No data is written into the device during this portion of a write operation.
Notes
13. X = “Don't Care,” H = Logic HIGH, L = Logic LOW, represents rising edge.
14.
Is based on a write
write cycle, as long
cycle that was initiated in accordance with the Truth
as the setup and hold requirements are achieved.
Table
on
page
9.
BWS0,
BWS1,
BWS2,
and
BWS3
can
be
altered
on
different
portions
of
a
Document Number: 001-44059 Rev. *M
Page 11 of 31
11 Page |
Páginas | Total 30 Páginas | |
PDF Descargar | [ Datasheet CY7C1645KV18.PDF ] |
Número de pieza | Descripción | Fabricantes |
CY7C1645KV18 | 144-Mbit QDR II+ SRAM Four-Word Burst Architecture | Cypress Semiconductor |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |